Follow
Young-Ho Gong
Young-Ho Gong
Assistant Professor, School of Software, Soongsil University
Verified email at ssu.ac.kr - Homepage
Title
Cited by
Cited by
Year
Thermal Modeling and Validation of a Real-World Mobile AP
YH Gong, JJ Yoo, SW Chung
IEEE Design & Test 35 (1), 55-62, 2018
272018
Architecting large-scale SRAM arrays with monolithic 3D integration
J Kong, YH Gong, SW Chung
2017 IEEE/ACM International Symposium on Low Power Electronics and Design …, 2017
262017
Quantifying the impact of monolithic 3D (M3D) integration on L1 caches
YH Gong, J Kong, SW Chung
IEEE Transactions on Emerging Topics in Computing 9 (2), 854-865, 2019
252019
Exploiting refresh effect of DRAM read operations: A practical approach to low-power refresh
YH Gong, SW Chung
IEEE Transactions on Computers 65 (5), 1507-1517, 2016
242016
Hybrid memory system and refresh method thereof based on a read-to-write ratio of a page
SW Chung, YH Gong, JH Chung, HH Cho
US Patent App. 15/702,499, 2019
152019
Hybrid memory system and refresh method thereof based on a read-to-write ratio of a page
SW Chung, YH Gong, JH Chung, HH Cho
US Patent 10,198,211, 2019
152019
Bandwidth-Effective DRAM Cache for GPU s with Storage-Class Memory
J Hong, S Cho, G Park, W Yang, YH Gong, G Kim
2024 IEEE International Symposium on High-Performance Computer Architecture …, 2024
92024
Stealth ECC: A Data-Width Aware Adaptive ECC Scheme for DRAM Error Resilience
YS Lee, G Koo, YH Gong, SW Chung
2022 Design, Automation & Test in Europe Conference & Exhibition (DATE), 382-387, 2022
92022
Monolithic 3D-based SRAM/MRAM Hybrid Memory for an Energy-efficient Unified L2 TLB-Cache Architecture
YH Gong
IEEE Access 9, 18915-18926, 2021
82021
Hybrid memory system and refresh method thereof based on a read-to-write ratio of a page
SW Chung, YH GONG, JH Chung, HH CHO
US Patent App. 10/198,211, 2019
7*2019
Towards refresh-optimized EDRAM-based caches with a selective fine-grain round-robin refresh scheme
J Kong, YH Gong, SW Chung
Microprocessors and Microsystems 49, 95-104, 2017
72017
Quant-PIM: An Energy-Efficient Processing-in-Memory Accelerator for Layerwise Quantized Neural Networks
YS Lee, EY Chung, YH Gong, SW Chung
IEEE Embedded Systems Letters 13 (4), 162-165, 2021
62021
A System-Level Exploration of Binary Neural Network Accelerators with Monolithic 3D Based Compute-in-Memory SRAM
JH Choi, YH Gong, SW Chung
Electronics 10 (5), 623, 2021
52021
Exploring the Relation between Monolithic 3D L1 GPU Cache Capacity and Warp Scheduling Efficiency
CT Do, YH Gong, CH Kim, SW Kim, SW Chung
2019 IEEE/ACM International Symposium on Low Power Electronics and Design …, 2019
52019
Characterizing the Thermal Feasibility of Monolithic 3D Microprocessors
JH Lee, YS Lee, JH Choi, H Amrouch, J Kong, YH Gong, SW Chung
IEEE Access 9, 120715-120729, 2021
42021
Monolithic 3D stacked multiply-accumulate units
YS Lee, KM Kim, JH Lee, YH Gong, SW Kim, SW Chung
Integration 76, 183-189, 2021
42021
Exploration of temperature-aware refresh schemes for 3D stacked eDRAM caches
YH Gong, JM Kim, SK Lim, SW Chung
Microprocessors and Microsystems 42, 100-112, 2016
42016
Twin ECC: A Data Duplication Based ECC for Strong DRAM Error Resilience
HK Bae, MJ Chung, YH Gong, SW Chung
2023 Design, Automation & Test in Europe Conference & Exhibition (DATE), 1-6, 2023
32023
Scale-CIM: Precision-scalable computing-in-memory for energy-efficient quantized neural networks
YS Lee, YH Gong, SW Chung
Journal of Systems Architecture 134, 102787, 2023
22023
A layer‐wise frequency scaling for a neural processing unit
J Chung, HM Kim, K Shin, CG Lyuh, YCP Cho, J Han, Y Kwon, YH Gong, ...
ETRI Journal 44 (5), 849-858, 2022
22022
The system can't perform the operation now. Try again later.
Articles 1–20