Follow
Joshua San Miguel
Joshua San Miguel
Assistant Professor, Department of Electrical and Computer Engineering, University of Wisconsin
Verified email at wisc.edu - Homepage
Title
Cited by
Cited by
Year
Load value approximation
J San Miguel, M Badr, NE Jerger
2014 47th Annual IEEE/ACM International Symposium on Microarchitecture, 127-139, 2014
2182014
Load value approximation: Approaching the ideal memory access latency
J San Miguel, NE Jerger
Workshop on Approximate Computing Across the System Stack, 2014
218*2014
Doppelgänger: a cache for approximate computing
JS Miguel, J Albericio, A Moshovos, NE Jerger
Proceedings of the 48th International Symposium on Microarchitecture, 50-61, 2015
1652015
The bunker cache for spatio-value approximation
J San Miguel, J Albericio, NE Jerger, A Jaleel
2016 49th Annual IEEE/ACM International Symposium on Microarchitecture …, 2016
702016
A taxonomy of general purpose approximate computing techniques
T Moreau, J San Miguel, M Wyse, J Bornholt, A Alaghi, L Ceze, NE Jerger, ...
IEEE Embedded Systems Letters 10 (1), 2-5, 2017
642017
A Taxonomy of Approximate Computing Techniques
T Moreau, J San Miguel, M Wyse, J Bornholt, L Ceze, NE Jerger, ...
64*2016
The Anytime Automaton
J San Miguel, NE Jerger
41*2016
UGEMM: Unary Computing Architecture for GEMM Applications
D Wu, J Li, R Yin, H Hsiao, Y Kim, J San Miguel
2020 ACM/IEEE 47th Annual International Symposium on Computer Architecture …, 2020
382020
Texture Cache Approximation on GPUs
M Sutherland, J San Miguel, NE Jerger
372015
The runahead network-on-chip
Z Li, J San Miguel, NE Jerger
2016 IEEE International Symposium on High Performance Computer Architecture …, 2016
342016
The What’s Next Intermittent Computing Architecture
K Ganesan, J San Miguel, NE Jerger
2019 IEEE International Symposium on High Performance Computer Architecture …, 2019
322019
The EH Model: Early Design Space Exploration of Intermittent Processor Architectures
J San Miguel, K Ganesan, M Badr, C Xia, R Li, H Hsiao, NE Jerger
2018 51st Annual IEEE/ACM International Symposium on Microarchitecture …, 2018
302018
The inner most loop iteration counter: a new dimension in branch history
A Seznec, JS Miguel, J Albericio
Proceedings of the 48th International Symposium on Microarchitecture, 347-357, 2015
30*2015
DRAIN: Deadlock Removal for Arbitrary Irregular Networks
M Parasar, H Farrokhbakht, NE Jerger, PV Gratz, T Krishna, J San Miguel
2020 IEEE International Symposium on High Performance Computer Architecture …, 2020
272020
The EH model: Analytical exploration of energy-harvesting architectures
J San Miguel, K Ganesan, M Badr, NE Jerger
IEEE Computer Architecture Letters 17 (1), 76-79, 2017
252017
SWAP: Synchronized Weaving of Adjacent Packets for Network Deadlock Resolution
M Parasar, NE Jerger, PV Gratz, JS Miguel, T Krishna
Proceedings of the 52nd Annual IEEE/ACM International Symposium on …, 2019
232019
SECO: A Scalable Accuracy Approximate Exponential Function Via Cross-Layer Optimization
D Wu, T Chen, C Chen, O Ahia, J San Miguel, M Lipasti, Y Kim
2019 IEEE/ACM International Symposium on Low Power Electronics and Design …, 2019
232019
In-stream stochastic division and square root via correlation
D Wu, JS Miguel
Proceedings of the 56th Annual Design Automation Conference 2019, 1-6, 2019
222019
Data criticality in network-on-chip design
JS Miguel, NE Jerger
Proceedings of the 9th International Symposium on Networks-on-Chip, 1-8, 2015
192015
Wormhole: Wisely predicting multidimensional branches
J Albericio, J San Miguel, NE Jerger, A Moshovos
2014 47th Annual IEEE/ACM International Symposium on Microarchitecture, 509-520, 2014
182014
The system can't perform the operation now. Try again later.
Articles 1–20